DocumentCode :
2573640
Title :
A methodology to investigate UWB digital receiver sensitivity to clock jitter
Author :
Pelissier, M. ; Denis, B. ; Morche, D.
Author_Institution :
Direction de la Recherche Technol., CEA-LETI, Grenoble, France
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
126
Lastpage :
130
Abstract :
Some UWB receivers, digitally oriented, sample the RF signal at a very high frequency close to 20 GHz. In that case, the phase noise and jitter performances of the clock synthesizer which controls the sampling process are crucial. This paper proposes a methodology to investigate the UWB receiver sensitivity to clock jitter. First we develop jitter models in delay locked loop (DLL) and phase locked loop (PLL) synthesizers. These models are injected in a UWB chain in order to evaluate the sensitivity of sampling and correlation. Finally, some analytical expressions, fitting with the simulation results, are established.
Keywords :
broadband networks; correlation methods; jitter; phase locked loops; phase noise; radio receivers; sensitivity analysis; signal sampling; signal synthesis; RF signal sampling; UWB digital receiver sensitivity; clock jitter; clock synthesizer; correlation; delay locked loop synthesizers; phase locked loop synthesizers; phase noise; sampling process; Clocks; Delay; Frequency; Jitter; Phase locked loops; Phase noise; Process control; Sampling methods; Signal sampling; Synthesizers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultra Wideband Systems and Technologies, 2003 IEEE Conference on
Print_ISBN :
0-7803-8187-4
Type :
conf
DOI :
10.1109/UWBST.2003.1267816
Filename :
1267816
Link To Document :
بازگشت