DocumentCode :
2574108
Title :
Voltage-island aware X-clock tree construction for power minimization
Author :
Tsai, Chia-Chun ; Kuo, Chung-Chieh ; Lee, Trong-Yen
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nanhua Univ., Chiayi, Taiwan
fYear :
2011
fDate :
27-29 June 2011
Firstpage :
4132
Lastpage :
4135
Abstract :
As the VLSI technology advances into the deep submicron era, power consumption becomes a critical issue for designing a high performance chip. Voltage-island design methodology based on multiple supplying voltages is one of efficient ways to reduce overall power consumption. This work proposes an algorithm to complete an X-clock tree that connects several voltage-islands. We first construct the X-clock tree for each voltage-island and then combine these X-clock trees based on a well-defined connection with inserted level-shifters to reduce power consumption. Experimental results show that two- and three-voltage-island-based X-clock trees can save 11.1% and 19.6% in power consumption, respectively.
Keywords :
VLSI; power supplies to apparatus; VLSI; inserted level-shifters; multiple supplying voltages; power minimization; voltage-island aware X-clock tree construction; Benchmark testing; Capacitance; Clocks; Delay; Power demand; Routing; Vegetation; X-clock tree; clock delay; level shifter; power; voltage island;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Service System (CSSS), 2011 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-9762-1
Type :
conf
DOI :
10.1109/CSSS.2011.5972141
Filename :
5972141
Link To Document :
بازگشت