DocumentCode :
2574134
Title :
A 3-dimension topology generation approach for networks-on-chip
Author :
Zhou, Lei ; Wu, Ning
Author_Institution :
Coll. of Inf. & Technol., Nanjing Univ. of Aeronaut. & Astronaut., Nanjing, China
fYear :
2011
fDate :
27-29 June 2011
Firstpage :
955
Lastpage :
958
Abstract :
A 3-dimension topology generation approach based Spidergon is proposed. The approach determines the structure of topology by the relationship between delay model and number of layers, which based on the prototype topology. Furthermore, a adaptive routing algorithm is proposed. This routing algorithm routed packets in vertical direction firstly, and improve the throughput by finding the equivalent shortest path. The experiment shows that the proposed topology achieves the reduction of 17% and the promotion of 16.7% compared with 3D-Mesh in the same scale.
Keywords :
delays; network topology; network-on-chip; optimisation; 3-dimension topology generation approach; Spidergon; adaptive routing algorithm; networks-on-chip; prototype topology; Automation; Computer architecture; Delay; Network topology; Routing; Three dimensional displays; Topology; Network On Chip; optimization of delay; topology generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Service System (CSSS), 2011 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-9762-1
Type :
conf
DOI :
10.1109/CSSS.2011.5972142
Filename :
5972142
Link To Document :
بازگشت