Title :
A high-performance area-aware DSP processor architecture for video codecs
Author :
Van, Lan-Da ; Luo, Hsh-Fu ; Wu, Chien-Ming ; Hu, Wen-Hsiang ; Huang, Chun-Ming ; Tsai, Wci-Chang
Author_Institution :
Chip Implementation Center, Nat. Appl. Res. Labs., Hsinchu
Abstract :
In this paper, we propose a high-performance and area-aware very long instruction word (VLIW) DSP architecture using a flexible single instruction multiple data (SIMD) approach and a grouped permutation (GP) structure register file, respectively. Via the proposed data path architecture, the reduction of the execution cycles for digital filter and RGB2YUV benchmarks can be improved up to 50% compared with that of Hinrichs et al. (2000) and Lin et al. (2003). For motion estimation, the number of pixels per cycle applying the proposed architecture can be four times than that of Hinrichs and Lin. For the register file, using the proposed GP structure, the saving of switching network overhead can be anticipated compared with the work in Lin
Keywords :
digital signal processing chips; motion estimation; parallel architectures; video codecs; video coding; DSP; GP structure; SIMD; VLIW; area-aware processor architecture; data path architecture; digital filter; grouped permutation structure register file; high-performance area-aware architecture; motion estimation; single instruction multiple data; very long instruction word; video codecs; Costs; Digital filters; Digital signal processing; Digital signal processing chips; Discrete cosine transforms; Image storage; Motion estimation; VLIW; Video codecs; Video coding;
Conference_Titel :
Multimedia and Expo, 2004. ICME '04. 2004 IEEE International Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-8603-5
DOI :
10.1109/ICME.2004.1394530