DocumentCode :
2575277
Title :
100 nm aperture field emitter arrays for low voltage applications
Author :
Pflug, D.G. ; Schattenburg, M. ; Smith, H.I. ; Akinwande, I.
Author_Institution :
MIT, Cambridge, MA, USA
fYear :
1998
fDate :
6-9 Dec. 1998
Firstpage :
855
Lastpage :
858
Abstract :
We report the results of experimental and numerical simulation studies of the scaling of field emitter array (FEA) gate apertures to 100 nm. Electrostatic simulation indicate that by scaling the gate aperture, it is possible to fabricate devices that will support flat panel display applications at a gate voltage of 15 V. Devices have been successfully evaluated and performed in agreement with simulation. We demonstrated 100 nm gate aperture FEAs that turned on at gate voltages as low as 12 V and achieved a current density of 10 /spl mu/A/cm/sup 2/ at 17 V. The results also indicate that current density can be modulated by three orders of magnitude with a gate voltage swing of 5 V.
Keywords :
electron field emission; low-power electronics; vacuum microelectronics; 100 nm; 15 V; current density; electrostatic simulation; field emitter array; flat panel display; gate aperture; low voltage operation; turn-on voltage; Apertures; Current density; Driver circuits; Electrostatics; Field emitter arrays; Flat panel displays; Geometry; Low voltage; Numerical simulation; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1998. IEDM '98. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-4774-9
Type :
conf
DOI :
10.1109/IEDM.1998.746489
Filename :
746489
Link To Document :
بازگشت