DocumentCode :
2575591
Title :
Multi-level metal CMOS manufacturing with deuterium for improved hot carrier reliability
Author :
Kizilyalli, I.C. ; Weber, G. ; Chen, Z. ; Abeln, G. ; Schonfield, M. ; Kotzias, B. ; Register, F. ; Harris, E. ; Sen, S. ; Chetlur, S. ; Patel, M. ; Stirling, L. ; Huang, R. ; Massengale, A. ; Roy, P.K. ; Higashi, G. ; Foley, E. ; Lee, J. ; Lyding, J. ; H
Author_Institution :
Lucent Technol., AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1998
fDate :
6-9 Dec. 1998
Firstpage :
935
Lastpage :
938
Abstract :
This paper reports new experimental findings that are critical for the integration of deuterium post-metal anneals to manufacturing multi-level metal CMOS integrated circuits. Process optimization experiments are performed with anneal temperature (400-450/spl deg/C), time (0.5-5 hr), and ambient (10-100% D/sub 2/) being varied. The first demonstration of the large hydrogen/deuterium isotope effect in multi-level metal/dielectric MOS systems is reported. An optimized deuterium anneal process for manufacturing multi-level metal/dielectric MOS systems results in 50-100 fold improvement in channel hot carrier lifetime. The proposed deuterium post-metal anneal process is suitable for manufacturing high performance CMOS (analog and digital) products and is fully compatible with traditional integrated circuit manufacturing. It is also shown that the deuterium/hydrogen isotope effect is a general property of MOS wear-out. This conclusion is reached by comparing the degradation dynamics of many transistor structures from various CMOS technologies. Physical insight into the transistor degradation mechanisms is provided via fundamental STM Si-H(D) desorption experiments and physics based simulations.
Keywords :
CMOS integrated circuits; annealing; carrier lifetime; deuterium; hot carriers; integrated circuit metallisation; integrated circuit reliability; isotope effects; 400 to 450 C; CMOS integrated circuit manufacturing; D/sub 2/; STM; desorption; deuterium annealing; hot carrier lifetime; hot carrier reliability; isotope effect; multi-level metal/dielectric system; process optimization; simulation; transistor degradation; wear-out; Annealing; CMOS technology; Degradation; Deuterium; Dielectrics; Hydrogen; Integrated circuit manufacture; Isotopes; Manufacturing processes; Pulp manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1998. IEDM '98. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-4774-9
Type :
conf
DOI :
10.1109/IEDM.1998.746508
Filename :
746508
Link To Document :
بازگشت