DocumentCode :
2576129
Title :
Methods to Resolve Heel Stress for Ultra Thin QFN Small Package
Author :
Looe, Siew Han ; Wang, Soon Wei ; Aripin, Azhar
Author_Institution :
ON Semicond., Seremban
fYear :
2007
fDate :
3-5 Oct. 2007
Firstpage :
28
Lastpage :
33
Abstract :
The current and future market demand for small, portable, compact and multi functional electronic products raises a great challenge to the semiconductor industries for small and thin package size, high quality, and high performance. The drive for package thickness thinning and package size reduction has created new challenges for current wire bonding technology which has led to small ball and low loop profile with largest possible wire size for the advantage of electrical performance. In the course of qualifying one of the ultra thin QFN (Quad Flat No-lead) small packages, gross heel stress was found at certain wire location in a high defect rate. First attempt in optimizing the wire bond power does not solve the heel stress problem. This indicates the complexity of the issue with existence of other significant influencing factors. DMAIC Methodology has been used to approach the problem in detail level. Several statistical analysis, design of experiment (DOE) and Finite Element Analysis (FEA) have been performed in order to narrow down to vital few. The FEA analysis in wire resonance has led the team to detail experiments in wire bonding sequence. Thorough analysis (through DOEs and statistical analysis) has been performed to identify the most optimized looping profile in distributing the ultrasonic power effectively. Package layout is fully explored as well to identify opportunities in improving the robustness of wire bonding. This paper explains in detail the hypothesis, statistical analysis, DOEs and FEA that have been performed to identify the root causes of this particular heel stress issue using DMAIC methodology. It is proven that the convergence of data driven and experience driven analysis through DMAIC methodology is the key to the success of this project. The convincing result shows that lead frame design, wire bonding direction, sequence, and loop profile are significant factors. This paper also illustrates all the solutions employed not only to eliminat- e the heel stress problem, but to enhance robustness in wire bonding as well.
Keywords :
design of experiments; electronics packaging; finite element analysis; lead bonding; design of experiments; finite element analysis; heel stress; lead frame design; loop profile; ultra thin quad flat no-lead small packages; wire bonding; Bonding; Consumer electronics; Electronics packaging; Industrial electronics; Performance analysis; Robustness; Semiconductor device packaging; Statistical analysis; Stress; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium, 2007. IEMT '07. 32nd IEEE/CPMT International
Conference_Location :
San Jose, CA
ISSN :
1089-8190
Print_ISBN :
978-1-4244-1335-5
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2007.4417051
Filename :
4417051
Link To Document :
بازگشت