DocumentCode :
2577344
Title :
Performance Modeling and Analysis of On-chip Networks for Real-Time Applications
Author :
Imai, Masashi ; Yoneda, Tomohiro
Author_Institution :
Hirosaki Univ., Hirosaki, Japan
fYear :
2012
fDate :
18-19 Nov. 2012
Firstpage :
111
Lastpage :
120
Abstract :
Network-on-Chip (NoC) is now considered to be a promising approach to implementing many-core systems and some real-time applications are executed on them. However, it has not yet been proven that on-chip networks can theoretically satisfy the hard real-time constraints. In this paper, we propose the worst-case performance models of on-chip networks which represent the upper bound latency between NoC nodes. We explain when the latency becomes the maximum value and show some evaluation results of the proposed model based on two deadlock-free routing algorithms.
Keywords :
multiprocessing systems; network routing; network-on-chip; performance evaluation; NoC; deadlock-free routing algorithms; many-core systems; on-chip network; performance analysis; real-time applications; real-time constraints; upper bound latency; worst-case performance modeling; Real-time systems; Resource management; Routing; Switches; System-on-a-chip; Upper bound; hard real-time constraint; on-chip network; worst-case performance model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Computing (PRDC), 2012 IEEE 18th Pacific Rim International Symposium on
Conference_Location :
Niigata
Print_ISBN :
978-1-4673-4849-2
Electronic_ISBN :
978-0-7695-4885-2
Type :
conf
DOI :
10.1109/PRDC.2012.18
Filename :
6385077
Link To Document :
بازگشت