DocumentCode :
2578639
Title :
FPGA implementation of low latency routing algorithm for 3D Network on Chip
Author :
Rose, A. Vino Vilmet ; Seshasayanan, R. ; Oviya, G.
Author_Institution :
Dept. of ECE, Anna Univ., Chennai, India
fYear :
2011
fDate :
3-5 June 2011
Firstpage :
385
Lastpage :
388
Abstract :
Network on chip (NoC) is the most promising on-chip communication architecture. The three dimensional integration of NoC is achieved by stacking 2D layers. The communication between the layers is achieved by the presence of vertical links between the 3D nodes. We propose a deterministic routing scheme for choosing the 3D node and it uses the xy routing within the 2D layers. Our algorithm finds path from any source to specified destination. The unique feature of this model is the search for the proximal vertical 3D node towards the destination router. It is inferred from the result that the routing scheme can achieve better performance in terms of reduced latency compared with the 3D routing method. The algorithm is implemented in FPGA.
Keywords :
field programmable gate arrays; network routing; network-on-chip; 2D layer stacking; 3D integration; 3D network on chip; FPGA; deterministic routing scheme; low latency routing algorithm; on-chip communication architecture; vertical links; Algorithm design and analysis; Network topology; Partitioning algorithms; Routing; Software algorithms; System-on-a-chip; Three dimensional displays; 3D Network on Chip; latency; routing algorithm; vertical links;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Recent Trends in Information Technology (ICRTIT), 2011 International Conference on
Conference_Location :
Chennai, Tamil Nadu
Print_ISBN :
978-1-4577-0588-5
Type :
conf
DOI :
10.1109/ICRTIT.2011.5972420
Filename :
5972420
Link To Document :
بازگشت