DocumentCode :
2580192
Title :
High speed all digital symbol timing recovery based on FPGA
Author :
Jian, Zhang ; Nan, Wu ; Jingming, Kuang ; Hua, Wang
Author_Institution :
Dept. of Electr. Eng., Beijing Inst. of Technol., China
Volume :
2
fYear :
2005
fDate :
23-26 Sept. 2005
Firstpage :
1402
Lastpage :
1405
Abstract :
This paper presents an all digital timing recovery scheme for high speed modem. Compared to the conventional schemes, which use a VCO to drive A/D sampling clock, the new scheme based on interpolation filter is easy to simulate and implement. In the case which oversampling rate is slightly larger than 2, the new scheme can also give precise timing recovery. So this scheme is very suitable for high symbol rate situation. Firstly, the theory of the asynchronous symbol timing recovery is presented. Then, an implementation scheme of all digital timing recovery is proposed. As a key component, interpolation filter and timing controller are analyzed. Finally, based on the Xilinx Virtex II series FPGA xc2v1000-5, an all digital QPSK timing recovery scheme is implemented. Simulation and hardware test results show that the new scheme can efficiently be used when the symbol rate is up to 45 Msps.
Keywords :
field programmable gate arrays; interpolation; modems; quadrature phase shift keying; signal sampling; synchronisation; FPGA; all digital QPSK timing recovery scheme; high speed modem; interpolation filter; timing controller; Clocks; Field programmable gate arrays; Filters; Hardware; Interpolation; Modems; Quadrature phase shift keying; Sampling methods; Timing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications, Networking and Mobile Computing, 2005. Proceedings. 2005 International Conference on
Print_ISBN :
0-7803-9335-X
Type :
conf
DOI :
10.1109/WCNM.2005.1544317
Filename :
1544317
Link To Document :
بازگشت