DocumentCode :
2580942
Title :
A VLSI architecture for real-time hierarchical encoding/decoding of video using the wavelet transform
Author :
Vishwanath, Mohan ; Chakrabarti, Chaitali
Author_Institution :
Comput. Sci. Lab., Xerox Palo Alto Res. Center, CA, USA
fYear :
1994
fDate :
19-22 Apr 1994
Abstract :
Novel online algorithms and architectures for hierarchical coding using the wavelet transform are presented. These algorithms/architectures compute the decomposition-reconstruction cycle of the wavelet transform with minimum latency and buffering for any given blocking factor. A hierarchical scheme which enables cheap video conferencing and/or multicast over a heterogeneous network is also presented. This architecture supports single chip implementations of the encoder, the decoder, and the transcoder for some choices of the wavelet filter and vector quantization schemes
Keywords :
VLSI; digital signal processing chips; real-time systems; systolic arrays; teleconferencing; transforms; vector quantisation; video codecs; video coding; wavelet transforms; VLSI architecture; algorithms; blocking factor; decomposition-reconstruction cycle; heterogeneous network; hierarchical coding; multicast; real-time hierarchical encoding decoding; single chip implementations; transcoder; vector quantization; video; videoconferencing; wavelet filter; wavelet transform; Computer architecture; Decoding; Delay; Encoding; Filters; Multicast algorithms; Vector quantization; Very large scale integration; Videoconference; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1994. ICASSP-94., 1994 IEEE International Conference on
Conference_Location :
Adelaide, SA
ISSN :
1520-6149
Print_ISBN :
0-7803-1775-0
Type :
conf
DOI :
10.1109/ICASSP.1994.389636
Filename :
389636
Link To Document :
بازگشت