DocumentCode :
2581113
Title :
Peer-to-peer hardware-software interfaces for reconfigurable fabrics
Author :
Budiu, Mihai ; Mishra, Mahim ; Bharambe, Ashwin R. ; Goldstein, Seth Copen
Author_Institution :
Dept. of Comput. Sci., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2002
fDate :
2002
Firstpage :
57
Lastpage :
66
Abstract :
In this paper we describe a peer-to-peer interface between processor cores and reconfigurable fabrics. The main advantage of the peer-to-peer model is that it greatly expands the scope of application for reconfigurable computing and hence its potential benefits. The primary extension in our model is that "code" on the reconfigurable hardware unit is allowed to invoke routines both on the reconfigurable unit itself and on the fixed logic processor We describe the software constructs and compilation mechanisms needed for such an architecture, including a detailed description of the interface between the two parts of the application.
Keywords :
computer interfaces; program compilers; reconfigurable architectures; compilation mechanisms; peer-to-peer interface; processor cores; reconfigurable computing; reconfigurable fabrics; software constructs; the fixed logic processor; Application software; Computer interfaces; Computer science; Fabrics; Hardware; Logic devices; Peer to peer computing; Proposals; Reconfigurable logic; Standardization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2002. Proceedings. 10th Annual IEEE Symposium on
Print_ISBN :
0-7695-1801-X
Type :
conf
DOI :
10.1109/FPGA.2002.1106661
Filename :
1106661
Link To Document :
بازگشت