DocumentCode :
2581646
Title :
Designing reusable components in VHDL
Author :
Chang, J. Morris ; Agun, S. Kagan
Author_Institution :
Dept. of Comput. Sci., Illinois Inst. of Technol., Chicago, IL, USA
fYear :
2000
fDate :
2000
Firstpage :
165
Lastpage :
169
Abstract :
Hardware Description Languages (HDLs) are commonly used to construct hardware systems. Reuse of the designs is common practice to improve the productivity. The HDLs allow the creation of reusable models, but design disciplines are required to reach an efficient reusable design, because the reusability of a design does not come with language features alone. Analysis of the reusability in VHDL applications may provide useful information to design methodologies. In this paper, the reusability issues and the design methodologies to achieve Design-For-Reusability (DFR) are summarized. The results of measuring the reusability of ten VHDL applications, based on the reusable models, are presented
Keywords :
VLSI; adders; application specific integrated circuits; hardware description languages; integrated circuit design; logic CAD; Design-For-Reusability; VHDL; design methodologies; productivity; reusable components; Adders; Application specific integrated circuits; Computer science; Design methodology; Digital systems; Hardware design languages; Information analysis; Productivity; System-on-a-chip; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
Type :
conf
DOI :
10.1109/ASIC.2000.880695
Filename :
880695
Link To Document :
بازگشت