Title :
Low-power 4-way associative cache for embedded SOC design
Author :
Choi, Hoon ; Yim, Myung Kyoon ; Lee, Jae Young ; Yun, Byeong Whee ; Lee, Yun Tae
Author_Institution :
Syst. LSI, Samsung Electron., South Korea
Abstract :
This paper describes the details of the architecture and the operation scheme of the low power 4-way associative cache developed for the ARM9TDMI based cached-core used in the embedded SOC products. Specifically, we show 1) the reason why we select 4-way for low power, 2) the problems of the conventional 4-way tag from the power consumption point of view, and 3) propose a new tag architecture solving those problems. In addition, we propose a new tag operation technique called tag-skipping that reduces the number of unnecessary tag look-ups (hence the corresponding power) significantly. Experimental results validating the proposed architecture and the operation scheme are also included
Keywords :
CMOS memory circuits; VLSI; application specific integrated circuits; cache storage; content-addressable storage; embedded systems; low-power electronics; memory architecture; 0.25 micron; 2.5 V; 200 MHz; ARM9TDMI based cached-core; CAM cells; architecture; embedded SOC design; four-way associative cache; low-power associative cache; operation scheme; power consumption; system-on-a-chip; tag architecture; tag lookups reduction; tag-skipping; CADCAM; Clocks; Computer aided manufacturing; Consumer electronics; Delay effects; Embedded system; Energy consumption; Large scale integration; Microprocessors; Product design;
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
DOI :
10.1109/ASIC.2000.880707