DocumentCode :
2581915
Title :
Modeling energy of the clock generation and distribution circuitry
Author :
Duarte, David ; Irwin, Mary Jane ; Narayanan, Vijaykrishnan
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
261
Lastpage :
265
Abstract :
In this paper, we propose an analytical model that accurately accounts for all the load per independent unit that has to be driven by the clock distribution network, the power budget required by the clock generation circuitry and the energy required to distribute the clock all around the chip. Such a model is of extreme importance in completing a framework for architectural-level decisions on total power budget. The validation of the analytical model for the clock generation circuit energy using VLSI layouts shows an average error of 9% as compared to the actual values
Keywords :
VLSI; integrated circuit modelling; low-power electronics; microprocessor chips; synchronisation; timing circuits; VLSI layouts; analytical model; clock distribution network; clock generation; distribution circuitry; energy modelling; microprocessors; power budget; Analytical models; Capacitance; Clocks; Computer science; Energy consumption; Integrated circuit interconnections; Microprocessors; Power engineering and energy; Power generation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
Type :
conf
DOI :
10.1109/ASIC.2000.880712
Filename :
880712
Link To Document :
بازگشت