Title :
GPE: a new representation for VLSI floorplan problem
Author :
Lin, Chang-Tzu ; Chen, De-Sheng ; Wang, Yi-Wen
Author_Institution :
Dept. of Inf. Eng. & Comput. Sci., Feng Chia Univ., Taichung, Taiwan
Abstract :
In this paper, we propose a new representation of VLSI floorplan and building block problem. The representation is the generalization of Polish expression. By proposing a new relational operator, the representation can efficiently reuse some area that cannot be utilized if only having vertical and horizontal operators defined in Polish expression, and is able to present non-slicing structural floorplan. The experimental results show that the representation achieves promising area utilization in commonly used MCNC benchmark circuits.
Keywords :
VLSI; circuit layout CAD; GPE; MCNC benchmark circuits; Polish expression; VLSI floorplan problem; building block problem; relational operator; structural floorplan; Benchmark testing; Binary trees; Circuits; Computer science; Constraint optimization; Costs; Encoding; Runtime; Very large scale integration;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
Print_ISBN :
0-7695-1700-5
DOI :
10.1109/ICCD.2002.1106745