DocumentCode :
2582118
Title :
A new architecture for signed radix-2m pure array multipliers
Author :
Costa, Eduardo ; Bampi, Sergio ; Monteiro, José
Author_Institution :
UCPel, Pelotas, Brazil
fYear :
2002
fDate :
2002
Firstpage :
112
Lastpage :
117
Abstract :
We present a new architecture for signed multiplication which maintains the pure form of an array multiplier, exhibiting a much lower overhead than the Booth architecture. This architecture is extended for radix-2m encoding, which leads to a reduction of the number of partial lines, enabling a significant improvement in performance and power consumption. The flexibility of our architecture allows for the easy construction of multipliers for different values of m, as opposed to the Booth architecture for which implementations for m > 2 are complex. The results we present show that the proposed architecture with radix-4 compares favorably in performance and power with the Modified Booth multiplier. We have experimented our architecture with different values of m and concluded that m = 4 minimizes both delay and power.
Keywords :
digital arithmetic; encoding; multiplying circuits; power consumption; Booth architecture; partial lines; power consumption; radix-2m encoding; signed multiplication; signed radix-2m pure array multipliers; Computer architecture; Costs; Delay; Digital signal processing; Encoding; Energy consumption; Integrated circuit interconnections; Logic circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-1700-5
Type :
conf
DOI :
10.1109/ICCD.2002.1106756
Filename :
1106756
Link To Document :
بازگشت