DocumentCode :
2582542
Title :
Design of databus charge recovery mechanism
Author :
Lyuboslavsky, Victor ; Bishop, Benjamin ; Narayanan, Vijaykrishnan ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
283
Lastpage :
287
Abstract :
We present a design for a charge recovery databus. Previous works have laid the groundwork for our design, presenting the theory that would make adiabatic circuit techniques useful. During a shorting period, the charge is transferred from the falling bit-lines to precharge the rising bit-lines while both the sender and the receiver are off. We simulate this 8-bit charge recovery bus with data based on realistic benchmarks. The power savings average 20% over typical on-chip and off-chip bus capacitances. The savings increase with larger bus capacitances and longer shorting times. The overhead of the control circuitry is estimated at 3.6% of the total power consumption
Keywords :
VLSI; capacitance; digital integrated circuits; integrated circuit layout; low-power electronics; 8 bit; adiabatic circuit techniques; bus capacitances; control circuitry overhead; databus charge recovery mechanism; power consumption; power savings; shorting period; Capacitance; Charge transfer; Circuit simulation; Computer science; Data engineering; Design engineering; Energy consumption; Hardware; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6598-4
Type :
conf
DOI :
10.1109/ASIC.2000.880750
Filename :
880750
Link To Document :
بازگشت