DocumentCode :
2582621
Title :
Setting an error detection infrastructure with low cost acoustic wave detectors
Author :
Upasani, Gaurang ; Vera, Xavier ; González, Antonio
Author_Institution :
Dept. d´´Arquitectura de Computadors, Univ. Politec. de Catalunya, Barcelona, Spain
fYear :
2012
fDate :
9-13 June 2012
Firstpage :
333
Lastpage :
343
Abstract :
The continuing decrease in dimensions and operating voltage of transistors has increased their sensitivity against radiation phenomena making soft errors an important challenge in future chip multiprocessors (CMPs). Hence, new techniques for detecting errors in the logic and memories that allow meeting the desired failures-in-time (FIT) budget in CMPs are required. This paper proposes a low-cost dynamic particle strike detection mechanism through acoustic wave detectors. Our results show that our mechanism can protect both the logic and the memory arrays. As a case study, we also show how this technique can be combined with error codes to protect the last-level cache at low cost.
Keywords :
cache storage; error detection; microprocessor chips; multiprocessing systems; chip multiprocessors; error codes; error detection infrastructure; failures-in-time budget; last-level cache; low cost acoustic wave detector; memory arrays; operating voltage; particle strike detection mechanism; sensitivity; soft errors; transistors; Abstracts; Detectors; Equations; Measurement uncertainty; Microprogramming; Surface acoustic waves;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture (ISCA), 2012 39th Annual International Symposium on
Conference_Location :
Portland, OR
ISSN :
1063-6897
Print_ISBN :
978-1-4673-0475-7
Electronic_ISBN :
1063-6897
Type :
conf
DOI :
10.1109/ISCA.2012.6237029
Filename :
6237029
Link To Document :
بازگشت