DocumentCode :
2582783
Title :
Power analysis of bipartition and dual-encoding architecture for pipelined circuits
Author :
Ruan, Shanq-Jang ; Ho, Chia-Lin ; Naroska, Edwin ; Lai, Feipei
Author_Institution :
Dept. of EE, Nat. Taiwan Univ., China
fYear :
2002
fDate :
2002
Firstpage :
327
Lastpage :
332
Abstract :
In this paper we propose a bipartition dual-encoding architecture for low power pipelined circuit. Pipelined circuits consist of combinational logic blocks separated by registers which usually consume a large amount of power Although the clock gated technique is a promising approach to reduce switching activities of the pipelined registers, this approach is restricted by the placement of the registers and the additional control signals that must be generated. Thus, we propose a technique for optimizing power dissipation of a pipelined circuit addressing registers and combinational logic blocks at the same time. Our approach modifies the registers using bipartition and encoding techniques. In our experiments power consumption were reduced by 72.9% for pipelined registers and 30.4% for the total pipelined stage on average.
Keywords :
combinational circuits; logic design; logic partitioning; pipeline processing; power consumption; bipartition; clock gated technique; combinational logic blocks; dual-encoding; low power pipelined circuit; pipelined registers; pipelining; registers; Clocks; Combinational circuits; Computer architecture; Energy consumption; Logic; Pipeline processing; Power dissipation; Power engineering and energy; Power engineering computing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-1700-5
Type :
conf
DOI :
10.1109/ICCD.2002.1106790
Filename :
1106790
Link To Document :
بازگشت