Title :
FPGA oriented design of parity sharing RS codecs
Author :
Cardarilli, G.C. ; Pontarelli, S. ; Re, M. ; Salsano, A.
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome "Tor Vergata", Italy
Abstract :
Reed Solomon codes are widely used to protect the information from errors in transmission and storage systems. RS codes rely on arithmetic in finite, or Galois fields. Most of the RS coders are based on the field GF(28), using a byte as a symbol and providing codewords up to 255 symbols. The drawback of this choice is the complexity of the arithmetic operation on the field GF(28), in particular with respect to fields with less number of elements, like GF(24). The use of the GF(24) field provides codewords up to 15 symbols. To supersede this limitation, parity sharing RS codecs has been proposed recently, even if no hardware implementation has been provided. In this paper, we analyze the hardware implementation of this kind of codes, providing a comparison with a standard RS code with the same code rate, and showing that the implementation is comparable in terms of area and there is a gain in terms of speed, in particular when the target technology is a LUT based FPGA.
Keywords :
Galois fields; Reed-Solomon codes; computational complexity; digital arithmetic; error correction codes; field programmable gate arrays; parity check codes; table lookup; FPGA oriented design; Galois fields; Reed Solomon codes; arithmetic operation complexity; finite arithmetic; parity sharing RS codecs; Arithmetic; Code standards; Codecs; Decoding; Error correction codes; Field programmable gate arrays; Galois fields; Hardware; Protection; Reed-Solomon codes;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2005. DFT 2005. 20th IEEE International Symposium on
Print_ISBN :
0-7695-2464-8
DOI :
10.1109/DFTVS.2005.37