DocumentCode :
2584281
Title :
On generating tests to cover diverse worst-case timing corners
Author :
Lee, Leonard ; Wu, Sean ; Wen, Charles H -P ; Wang, Li.-C.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
2005
fDate :
3-5 Oct. 2005
Firstpage :
415
Lastpage :
423
Abstract :
With process variations, timing behavior may vary from chip to chip. This paper investigates the problem of generating test patterns to cover potentially diverse worst-case timing corners. We focus the work on a specific problem formulation where the delay of a path can be affected by k aggressors. We demonstrate that the search space for such a problem can be quite complex. We study various methods to guide the test generation. We show that with different chips having different worst-case corners, it may not be affordable to search for the tests to expose all these corners. Experimental results are presented to explain the problem formulation, the test generation methods, and the limitation on what we can achieve for solving the problem.
Keywords :
automatic test pattern generation; integrated circuit testing; logic testing; timing; diverse worst-case timing corners; path delay; search space; test pattern generation; Delay; Fault tolerant systems; Materials testing; Semiconductor device testing; Semiconductor materials; Silicon; System testing; Test pattern generators; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2005. DFT 2005. 20th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2464-8
Type :
conf
DOI :
10.1109/DFTVS.2005.50
Filename :
1544541
Link To Document :
بازگشت