DocumentCode :
2584320
Title :
A design flow for protecting FPGA-based systems against single event upsets
Author :
Sterpone, L. ; Violante, M.
Author_Institution :
Politecnico di Torino, Italy
fYear :
2005
fDate :
3-5 Oct. 2005
Firstpage :
436
Lastpage :
444
Abstract :
SRAM-based field programmable gate arrays (FPGAs) are very susceptible to single event upsets (SEUs) that may have dramatic effects on the circuits they implement. In this paper, we present a design flow composed by both standard tools, and ad-hoc developed tools, which designers can use fruitfully for developing circuits resilient to SEUs. Experiments are reported on both benchmarks circuits and on a realistic circuit to show the capabilities of the proposed design flow.
Keywords :
SRAM chips; field programmable gate arrays; integrated circuit design; logic design; radiation effects; SRAM based field programmable gate arrays; ad-hoc developed tools; single event upsets; Circuit faults; Circuit testing; Costs; Fault tolerance; Field programmable gate arrays; Protection; Random access memory; Redundancy; Single event transient; Single event upset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2005. DFT 2005. 20th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2464-8
Type :
conf
DOI :
10.1109/DFTVS.2005.5
Filename :
1544543
Link To Document :
بازگشت