Title :
A power and performance model for network-on-chip architectures
Author :
Banerjee, Nilanjan ; Vellanki, Praveen ; Chatha, Karam S.
Author_Institution :
Dept. of CSE, Arizona State Univ., Tempe, AZ, USA
Abstract :
Networks-on-chip (NoC) has been proposed as a solution for addressing the design challenges of future high-performance nanoscale architectures. Innovative system-level performance models are required for designing NoC based architectures. This paper presents a VHDL based cycle accurate register transfer level model for evaluating the latency, throughput, dynamic, and leakage power consumption of NoC based interconnection architectures. We implemented a parameterized register transfer level design of the NoC architecture elements. The design is parameterized on (i) size of packets, (ii) length and width of physical links, (iii) number, and depth of virtual channels, and (iv) switching technique. The paper discusses in detail the architecture and characterization of the various NoC components. The paper presents results obtained by application of the model towards design space exploration, and power versus performance trade-off analysis of 4×4 mesh based NoC architecture.
Keywords :
hardware description languages; integrated circuit design; integrated circuit interconnections; packet switching; VHDL; VHSIC HDL; design space exploration; hardware description language; innovative system level performance models; interconnection architecture; leakage power consumption; nanoscale architecture; network on-chip architecture; register transfer level design; register transfer level model; switching technique; very high speed integrated circuits; virtual channels; Capacitance; Delay; Energy consumption; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Packet switching; Power system modeling; Switches; Throughput;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
Print_ISBN :
0-7695-2085-5
DOI :
10.1109/DATE.2004.1269067