DocumentCode :
2586023
Title :
A Computational Load-Pull Method for TCAD Optimization of RF-Power Transistors in Bias-Modulation Applications
Author :
Bengtsson, O. ; Vestling, L. ; Olsson, J.
Author_Institution :
Univ. of Gavle, Gavle
fYear :
2008
fDate :
27-28 Oct. 2008
Firstpage :
222
Lastpage :
225
Abstract :
In this paper a method for TCAD evaluation of RF-Power transistors for high-efficiency operation using drain bias-modulation is presented. The method is based on large signal time-domain transient computational load-pull. With the method, intrinsic device parasitics and mechanisms affecting device efficiency under drain bias modulation can be investigated and optimized for the application making it very useful for RFIC design. A case study has been done on a CMOS compatible LDMOS. For verification under dynamic operation two-tone signals with varying envelope has been simulated. The results show a possible 15% increase in the efficiency of a modulated signal for the studied device at the expense of increased phase distortion observable also in the time-domain waveforms generated. Since the method is based on TCAD it is also useful in the investigation of e.g. dynamic breakdown during high envelope under bias-modulation operation.
Keywords :
MOS integrated circuits; power transistors; radiofrequency integrated circuits; technology CAD (electronics); CMOS compatible LDMOS; RF-power transistors; RFIC design; TCAD optimization; bias-modulation applications; computational load-pull method; Amplitude modulation; Circuit simulation; Electric breakdown; Envelope detectors; Optimization methods; Radio frequency; Radiofrequency amplifiers; Signal restoration; Switches; Time domain analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Integrated Circuit Conference, 2008. EuMIC 2008. European
Conference_Location :
Amsterdam
Print_ISBN :
978-2-87487-007-1
Type :
conf
DOI :
10.1109/EMICC.2008.4772269
Filename :
4772269
Link To Document :
بازگشت