DocumentCode
2586239
Title
An infrastructure to functionally test designs generated by compilers targeting FPGAs
Author
Rodrigues, Rui ; Cardoso, João M P
Author_Institution
Fac. of Sci. & Technol., Univ. do Algarve, Faro, Portugal
fYear
2005
fDate
7-11 March 2005
Firstpage
30
Abstract
The paper presents an infrastructure to test the functionality of the specific architectures output by a highlevel compiler targeting dynamically reconfigurable hardware. It results in a suitable scheme to verify the architectures generated by the compiler, each time new optimization techniques are included or changes in the compiler are performed. We believe this kind of infrastructure is important to verify, by functional simulation, further research techniques, as far as compilation to field-programmable gate array (FPGA) platforms is concerned.
Keywords
Java; XML; circuit simulation; digital simulation; field programmable gate arrays; hardware-software codesign; logic simulation; logic testing; program compilers; program testing; FPGA; Java; XML; architecture functionality testing; architecture generation; dynamically reconfigurable hardware; field-programmable gate array; functional simulation; hardware/software cosimulation; highlevel compiler; optimization techniques; reconfigurable hardware; Automatic testing; Automation; Computational modeling; Engines; Field programmable gate arrays; Hardware design languages; Java; Optimizing compilers; Runtime; XML;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2005. Proceedings
ISSN
1530-1591
Print_ISBN
0-7695-2288-2
Type
conf
DOI
10.1109/DATE.2005.60
Filename
1395524
Link To Document