• DocumentCode
    258748
  • Title

    Multiplexed 24 channel bus architecture for multichannel high speed networked acoustic sensor system

  • Author

    Vineeth, T.V. ; Shibu, R.M. ; Gopalakrishnan, Arun

  • Author_Institution
    Centre for Dev. of Adv. Comput., Thiruvananthapuram, India
  • fYear
    2014
  • fDate
    17-18 Dec. 2014
  • Firstpage
    349
  • Lastpage
    352
  • Abstract
    This paper presents a FPGA and DSP based high-speed multiplexed 24 channel bus architecture. The new bus architecture is a modified version of the existing multi-core processor architecture and distributed architecture to meet multichannel and multi processor requirement. Design includes implementation of constrained multiplexing, controlling and routing algorithm for packet data transfer at the rate of 256 Mbps using external FIFO. The system uses a simplified time division multiplexing and data interleaving for high speed data congestion avoidance and error correction and incorporate an adaptive architecture for switching between FPGA and DSP for data transfer using a single shared high speed parallel bus (signed fixed point) and distributed control lines. Communication control for FPGA data processing is via DSP utilizing serial interface. The architecture reduces global clocking resources for FPGA implementation making the system simple and reduces dynamic power consumption. The design blocks are modeled using VHDL and implemented in Spartan 3A DSP FPGA using finite state machine, improving data path timing to manage high speed data traffic and to achieve error free data communication with external systems.
  • Keywords
    acoustic devices; data communication; digital signal processing chips; distributed control; error correction; field programmable gate arrays; finite state machines; hardware description languages; multiprocessing systems; peripheral interfaces; queueing theory; telecommunication congestion control; telecommunication network routing; time division multiplexing; underwater acoustic communication; DSP based high speed multiplexed 24 channel bus architecture; FIFO; FPGA based high speed multiplexed 24 channel bus architecture; FPGA data processing; Spartan 3A DSP FPGA; VHDL; adaptive architecture; communication control; constrained multiplexing; data interleaving; data path timing; distributed architecture; distributed control lines; error correction; error free data communication; finite state machine; global clocking resource reduction; high speed data congestion avoidance; high speed data traffic management; multichannel high speed networked acoustic sensor system; multichannel requirement; multicore processor architecture; packet data transfer; routing algorithm; serial interface; single shared high speed parallel bus; time division multiplexing; Clocks; Computer architecture; Data acquisition; Digital signal processing; Field programmable gate arrays; Hardware; Multiplexing; Data acquisition(DAQ); Digital Signal Processor(DSP); Internal Logic Analyzer (ILA);
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computational Systems and Communications (ICCSC), 2014 First International Conference on
  • Conference_Location
    Trivandrum
  • Print_ISBN
    978-1-4799-6012-5
  • Type

    conf

  • DOI
    10.1109/COMPSC.2014.7032676
  • Filename
    7032676