• DocumentCode
    2588026
  • Title

    Expert system perimeter block placement floorplanning

  • Author

    Auletta, Richard

  • Author_Institution
    Cadence Design Syst. Inc., San Jose, CA, USA
  • Volume
    3
  • fYear
    2004
  • fDate
    16-20 Feb. 2004
  • Firstpage
    140
  • Abstract
    With the dramatic increase in the size and block count of systems on a chip (SOC) over their application specific integrated circuit (ASIC) counterparts, engineers now need assistance beyond the clerical optimization tasks of placement and routing, they need assistance in applying their own expert abilities to design planning. This paper presents an investigation in applying expert systems to the automated floorplanning of systems on a chip. The investigation presents some background on expert systems, and then the implementation and results of an expert system based edge placer for perimeter placement of floorplan hard blocks.
  • Keywords
    application specific integrated circuits; expert systems; integrated circuit layout; system-on-chip; ASIC; SOC; application specific integrated circuit; automated floorplanning; design planning; expert system based edge placer; floorplan hard blocks; perimeter block placement floorplanning; routing; systems on chip; Application specific integrated circuits; Artificial intelligence; Design automation; Design engineering; Design optimization; Electronic design automation and methodology; Engines; Expert systems; Routing; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
  • ISSN
    1530-1591
  • Print_ISBN
    0-7695-2085-5
  • Type

    conf

  • DOI
    10.1109/DATE.2004.1269220
  • Filename
    1269220