DocumentCode :
2588336
Title :
Hardware accelerated power estimation
Author :
Coburn, Joel ; Ravi, Srivaths ; Raghunathan, Anand
Author_Institution :
NEC Labs. America, Princeton, NJ, USA
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
528
Abstract :
In this paper, we present power emulation, a novel design paradigm that utilizes hardware acceleration for the purpose of fast power estimation. Power emulation is based on the observation that the functions necessary for power estimation (power model evaluation, aggregation, etc.) can be implemented as hardware circuits. Therefore, we can enhance any given design with "power estimation hardware", map it to a prototyping platform, and exercise it with any given test stimuli to obtain power consumption estimates. Our empirical studies with industrial designs reveal that power emulation can achieve significant speedups (10X to 500X) over state-of-the-art commercial register-transfer level (RTL) power estimation tools.
Keywords :
electronic design automation; field programmable gate arrays; integrated circuit design; power consumption; hardware accelerated power estimation; hardware acceleration; hardware circuits; power consumption estimates; power emulation; prototyping platform; Acceleration; Analytical models; Circuit simulation; Circuit synthesis; Circuit testing; Computational modeling; Emulation; Energy consumption; Hardware; State estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.168
Filename :
1395618
Link To Document :
بازگشت