DocumentCode :
258905
Title :
Multi-Gb/s multi-mode LDPC decoder architecture for IEEE 802.11ad standard
Author :
Ajaz, Sabooh ; Lee, Hanho
Author_Institution :
Dept. of Inf. & Commun. Eng., Inha Univ., Incheon, South Korea
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
153
Lastpage :
156
Abstract :
This paper presents an area-efficient multi-Gbps multi-mode LDPC decoder architecture for 60GHz wireless gigabit communications. A novel, low-complexity local switch is proposed to implement the multi-mode dynamic column-shifting scheme. Furthermore, the usage of a one´s-complement instead of a two´s-complement number system is explored. Moreover, an efficient quantization method is also presented to reduce the memory and area requirement of the decoder. The synthesis and layout is performed using TSMC 65-nm CMOS technology. Post layout results show that the proposed decoder requires only 0.575 mm2 of area to achieve a throughput of 9.25 Gb/s for all code rates defined under IEEE 802.11ad. The proposed architecture shows much better throughput, as well as better area- and energy-efficiency, compared to other multi-mode LDPC architectures.
Keywords :
number theory; parity check codes; quantisation (signal); wireless LAN; IEEE 802.11ad standard; TSMC CMOS technology; code rates; frequency 60 GHz; multi-Gbps multimode LDPC decoder architecture; multimode dynamic column shifting scheme; one complement number system; quantization method; size 65 nm; wireless gigabit communications; Adders; Bit error rate; Decoding; Parity check codes; Quantization (signal); Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032742
Filename :
7032742
Link To Document :
بازگشت