DocumentCode :
258912
Title :
Live demonstration: Hardware-software co-verification for very large scale SoC using synopsys HAPS platform
Author :
Sutisna, Nana ; Lanante, Leonardo ; Nagao, Yuhei ; Kurosaki, Masayuki ; Ochi, Hiroshi
Author_Institution :
Dept. of Comput. Sci. & Electron., Kyushu Inst. of Technol., Fukuoka, Japan
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
171
Lastpage :
172
Abstract :
This demo presents the verification framework for very large scale SoC System using Synopsys HAPS platform. The IEEE 802.1 lac WLAN system is selected as a case study for verification purpose. The HW/SW co-verification is carried out to confirm the feasibility of proposed system, to test data flow, and to early verify HW-SW integration. Some user experiences are also offered by proposed system such as easy controlling and fast system performance evaluation. The implementation results show that the design occupy 65,459 LUTs, 39,957 registers and 428 block RAMs, which are about 18% of available total slices in one FPGA chip. The very large SoC that utilizes up to 20 times of proposed design (equivalent to 30 Mgate) can fit into all FPGA chips inside HAPS platform.
Keywords :
field programmable gate arrays; hardware-software codesign; system-on-chip; wireless LAN; FPGA chip; HW-SW coverification; HW-SW integration; IEEE 802.11ac WLAN system; LUT; block RAM; hardware-software coverification; synopsys HAPS platform; system performance evaluation; very large scale SoC; Field programmable gate arrays; Hardware; Random access memory; Receivers; Software; System-on-chip; Wireless LAN; 802.11ac WLAN System; FPGA prototyping; HW/SW co-verification; Synopsys HAPS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032746
Filename :
7032746
Link To Document :
بازگشت