DocumentCode :
259006
Title :
Self-adjusting mechanism to dynamically suppress the effect of PVT variations on clock skew
Author :
Tsung-Tang Lin ; Wen-Pin Tu ; Shih-Hsu Huang
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
308
Lastpage :
311
Abstract :
Clock skew minimization is an important topic in the design of synchronous sequential circuit. As the process technology scaling, the effect of process/voltage/temperature (PVT) variations on clock skew has become a serious concern. It is known that, during the post-silicon stage, adjustable delay buffers (ADBs) can be utilized to eliminate the clock skew. However, unless ADBs have a self-adjusting mechanism, the clock skew caused by PVT variations cannot be completely suppressed. In this paper, we propose a self-adjusting mechanism that can dynamically configures the delays of ADBs to reduce the effect of PVT variations on clock skew. The proposed self-adjusting mechanism is composed of the following three stages: comparison, measurement, and quantification. Implementation results consistently show that the proposed self-adjusting mechanism can effectively suppress the clock skew caused by PVT variations.
Keywords :
buffer circuits; logic design; sequential circuits; ADB delay; PVT variation; adjustable delay buffers; clock skew elimination; clock skew minimization; dynamical suppression; post-silicon stage; process technology scaling; process-voltage-temperature variations; self-adjusting mechanism; synchronous sequential circuit design; Clocks; Conferences; Delays; Flip-flops; Registers; Synchronization; Adjustable Delay Buffer; Clock Distribution Network; Clock Skew; Dynamic Adjustment; PVT Variations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032781
Filename :
7032781
Link To Document :
بازگشت