Title :
A 28GS/s 6b pseudo segmented current steering DAC in 90nm CMOS
Author :
Alpert, Thomas ; Lang, Fengkai ; Ferenci, Damir ; Grozing, M.
Author_Institution :
M. Berroth, University of Stuttgart, Germany
Abstract :
Summary form only given, as follows. A pseudo segmented twofold time-interleaved 6-bit DAC occupies 0.28 mm2 chip area in a standard 90 nm CMOS technology. The DAC enables sampling rates up to 28 GS/s with a power consumption of 2.25 W at a −2.5 V power supply. The output bandwidth is at least 14 GHz. The integral nonlinearity (INL) and differential non-linearity (DNL) are 0.8 LSB and 1 LSB respectively. The estimated effective number of bit (ENOB) at 25 GS/s are 5.5-bit at DC and 4.6-bit at the Nyquist frequency.
Conference_Titel :
Microwave Symposium Digest (MTT), 2011 IEEE MTT-S International
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-61284-754-2
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2011.5973128