DocumentCode :
259099
Title :
Impact of on-chip interconnects on vertical signal propagation in 3D ICs
Author :
Niioka, Nanako ; Watanabe, Masayuki ; Karel, Rosely ; Kobayashi, Tetsuya ; Imai, Masashi ; Fukase, Masa-aki ; Kurokawa, Atsushi
Author_Institution :
Hirosaki Univ., Aomori, Japan
fYear :
2014
fDate :
17-20 Nov. 2014
Firstpage :
607
Lastpage :
610
Abstract :
Three-dimensional integrated circuits (3D ICs) provide a promising solution for overcoming delay/power problems of 2D ICs by stacking chips vertically. Signal propagation speed among the stacked chips is very important for 3D IC systems. We propose a simple model for analyzing the vertical signal propagation in through-silicon-via-based 3D ICs and discuss the impact of physical parameter variations on propagation delay. Experimental results show that on-chip interconnects greatly affect vertical signal propagation when there are dense general interconnects near the vertical signal interconnect, large amount of fanout, and interconnect length of a driver and receivers is long.
Keywords :
delays; integrated circuit interconnections; integrated circuit modelling; three-dimensional integrated circuits; 3D IC systems; fanout; interconnect length; on-chip interconnects; physical parameter variations; propagation delay; signal propagation speed; stacked chips; three-dimensional integrated circuits; through-silicon-via-based 3D IC; vertical signal interconnect; vertical signal propagation; Capacitance; Delays; Integrated circuit interconnections; Integrated circuit modeling; Silicon; System-on-chip; Through-silicon vias; 3D IC; interconnect; propagation delay; through silicon via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2014 IEEE Asia Pacific Conference on
Conference_Location :
Ishigaki
Type :
conf
DOI :
10.1109/APCCAS.2014.7032854
Filename :
7032854
Link To Document :
بازگشت