DocumentCode :
2592139
Title :
Reconfigurable image registration on FPGA platforms
Author :
Sen, Mainak ; Hemaraj, Yashwant ; Bhattacharyya, Shuvra S. ; Shekhar, Raj
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Maryland, College Park, MD
fYear :
2006
fDate :
Nov. 29 2006-Dec. 1 2006
Firstpage :
154
Lastpage :
157
Abstract :
Image registration is computationally intensive, and hence difficult to implement in real-time. In recent efforts, image registration algorithms have been implemented in field-programmable gate array (FPGA) technology to improve performance, while providing programmability and dynamic reconfigurability. In this paper, we present a novel architecture for dynamically-reconfigurable image registration, along with details on the methodology used to derive the architecture. Unlike previous FPGA implementations for image registration, the architecture developed in this paper tunes its parallel processing structure adaptively based on relevant characteristics of the input images.
Keywords :
field programmable gate arrays; image registration; FPGA platforms; dynamically-reconfigurable image registration; field-programmable gate array; Algorithm design and analysis; Application software; Biomedical imaging; Computed tomography; Field programmable gate arrays; Hardware; Heart; Image registration; Signal processing algorithms; Ultrasonic imaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Biomedical Circuits and Systems Conference, 2006. BioCAS 2006. IEEE
Conference_Location :
London
Print_ISBN :
978-1-4244-0436-0
Electronic_ISBN :
978-1-4244-0437-7
Type :
conf
DOI :
10.1109/BIOCAS.2006.4600331
Filename :
4600331
Link To Document :
بازگشت