Title :
A Feasibility Study of Hybrid Dram and Flash Memory Management Unit
Author :
Kawata, Hirotaka ; Oikawa, S.
Author_Institution :
Dept. of Comput. Sci., Univ. of Tsukuba, Tsukuba, Japan
fDate :
Aug. 31 2014-Sept. 4 2014
Abstract :
In this research, we propose the flash memory aware memory management unit (MMU) that enables an efficient hybrid memory architecture. We design the proposed MMU based on the SSDAlloc hybrid memory architecture to make flash memory aware. Our challenge is to make flash memory suitable for hybrid memory architecture, which consists of DRAM and flash memory and works as main memory. The proposed MMU can reduce the overhead of the runtime library implementation, and improve the DRAM utilization efficiency. As a result, the proposed MMU can reduces more than half of page fault.
Keywords :
DRAM chips; flash memories; memory architecture; storage management; DRAM utilization efficiency; MMU; SSDAlloc hybrid memory architecture; flash memory aware memory management unit; runtime library implementation; Ash; Benchmark testing; Flash memories; Memory management; Operating systems; Random access memory; Flash memory; Hybrid memory; Memory management Unit; Object storage;
Conference_Titel :
Advanced Applied Informatics (IIAIAAI), 2014 IIAI 3rd International Conference on
Conference_Location :
Kitakyushu
Print_ISBN :
978-1-4799-4174-2
DOI :
10.1109/IIAI-AAI.2014.143