Title :
An 87 pico-second cmos variable delay line incorporating the parallel-resonator loads in K-band
Author :
Ko, Pat ; Wang, Chingyue ; Wu, Huwei ; Tzuang, C.C.
Author_Institution :
National Taiwan University, Taipei, Taiwan
Abstract :
Summary form only given, as follows. This paper reports a variable delay line (VDL) with a tuning range of the group delay (GD) higher than 87 ps in K-band. Our theoretical derivations show that the reflection load in the parallel form can make the reflection-type VDL achieve wider tuning range of the GD than those of the reflection load in the series form. A practical prototype of the VDL is fabricated by using CMOS 0.13 um 1P8M processes. The measured tuning range of the GD confirms the predictions given by the design equations.
Conference_Titel :
Microwave Symposium Digest (MTT), 2011 IEEE MTT-S International
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-61284-754-2
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2011.5973317