DocumentCode :
2595370
Title :
Impact of lithography overlay on 0.8 micron CMOS layout design rules
Author :
Meesapawong, P. ; Chaowicharat, E. ; Sonboonton, R. ; Latthidech, J.
Author_Institution :
Thai Microelectron. Center, Nat. Electron. & Comput. Technol. Center, Chacheongsao
Volume :
2
fYear :
2008
fDate :
14-17 May 2008
Firstpage :
773
Lastpage :
776
Abstract :
This article describes an impact of lithography overlay accuracy on 0.8 micron CMOS design rules. The trial design rules for test circuits based on large tolerance of 0.8 micron technology. Fabricated test circuits showing the overlay accuracy, between polysilicon and active layers, are 0.27 micron in X-direction and 0.25 micron in Y-direction. This is acceptable compared with the 0.4 micron value from design rule. The other design rule, contact to polysilicon layers, is also acceptable because the accuracy in X and Y directions are 0.13 and 0.08 micron, respectively. These are smaller than the design rule tolerance at 1.0 micron. Even though the total overlay value from test circuits is lower than the trial design rules, the current fabrication technology at TMEC still employs the trial design rules with higher tolerance values. Since tighter design rules will complicate the fabrication process in other modules. Furthermore, the existing rules still perform well enough for the devices being fabricated at TMEC, because they are not overly complex or requiring dense transistor packing.
Keywords :
CMOS integrated circuits; integrated circuit design; integrated circuit testing; lithography; CMOS layout design rules; X-direction; Y-direction; circuits test; design rule tolerance; fabrication technology; lithography overlay; polysilicon layers; size 0.08 micron; size 0.13 micron; size 0.25 micron; size 0.27 micron; size 0.4 micron; size 0.8 micron; size 1 micron; transistor packing; CMOS integrated circuits; CMOS technology; Chaos; Circuit testing; Fabrication; Integrated circuit technology; Lithography; Microelectronics; Process control; Process design; CMOS; Overlay; Polysilicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology, 2008. ECTI-CON 2008. 5th International Conference on
Conference_Location :
Krabi
Print_ISBN :
978-1-4244-2101-5
Electronic_ISBN :
978-1-4244-2102-2
Type :
conf
DOI :
10.1109/ECTICON.2008.4600545
Filename :
4600545
Link To Document :
بازگشت