DocumentCode :
2598004
Title :
Implementation of a real-time, frequency selective, RF channel simulator using a hybrid DSP-FPGA architecture
Author :
Papenfuss, Jeff R. ; Wickert, Mark A.
Author_Institution :
Omnipoint Technol. Inc., USA
fYear :
2000
fDate :
2000
Firstpage :
135
Lastpage :
138
Abstract :
A low cost, frequency selective, RF channel simulator architecture is explored. The system is implemented almost entirely in the digital domain by use of IF sampling with the signal processing performed in a high-end floating point DSP and an FPGA. The prototype system costs less than $3900 and is capable of simulating three delay taps. It is believed that a system capable of simulating 12 delay taps with a bandwidth of 5 MHz could be built at a cost less than $2000, at least an order of magnitude cheaper than commercially available channel simulators of comparable performance
Keywords :
digital signal processing chips; digital simulation; fading channels; field programmable gate arrays; real-time systems; signal processing equipment; signal sampling; telecommunication computing; IF sampling; RF channel simulator; delay taps; frequency selective channel; high-end floating point DSP; hybrid DSP-FPGA architecture; real-time simulator; signal processing; Circuit simulation; Computational modeling; Costs; Delay; Digital signal processing; Fading; Finite impulse response filter; IIR filters; Quadrature amplitude modulation; Radio frequency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio and Wireless Conference, 2000. RAWCON 2000. 2000 IEEE
Conference_Location :
Denver, CO
Print_ISBN :
0-7803-6267-5
Type :
conf
DOI :
10.1109/RAWCON.2000.881873
Filename :
881873
Link To Document :
بازگشت