Title :
A fast low-power modulo 2n+1 multiplier design
Author :
Modugu, Rajashekhar ; Minsu Choi ; Park, Nahea
Author_Institution :
Dept of Electr. & Comput. Eng., Missouri Univ. of Sci. & Technol., Rolla, MO, USA
Abstract :
Modulo 2n + 1 multipliers are the primitive computational logic components widely used in residue arithmetic, digital signal processing and cryptography. In this work, a fast low-power hardware implementation of modulo 2n + 1 multiplier is proposed and validated. The proposed hardware architecture is based on the efficient compressors and modulo carry look-ahead adders as the basic building blocks. The modulo carry lookahead adder uses the sparse-tree adder technique to achieve better speed. The resulting implementations are compared both qualitatively and quantitatively, in standard CMOS cell technology, with the existing implementations. The results show that the proposed implementation is considerably faster and consume significantly less power than similar hardware implementations making them a viable option for efficient designs.
Keywords :
CMOS logic circuits; adders; carry logic; cryptography; logic design; low-power electronics; multiplying circuits; residue number systems; carry look-ahead adder; compressors; computational logic component; cryptography; digital signal processing; low-power hardware architecture; modulo 2n + 1 multiplier design; residue arithmetic; sparse-tree adder technique; standard CMOS cell technology; Adders; CMOS technology; Communication system security; Compressors; Cryptography; Delay; Digital arithmetic; Digital signal processing; Hardware; Signal processing algorithms; Compressors; International Data Encryption Algorithm (IDEA); modulo multiplier; sparse-tree adder;
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2009. I2MTC '09. IEEE
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-3352-0
DOI :
10.1109/IMTC.2009.5168589