DocumentCode :
2599999
Title :
A partial scan cost estimation method at the system level
Author :
Chiu, Scott ; Papachristou, Christos A.
Author_Institution :
Dept. of Comput. Eng. & Sci., Case Western Reserve Univ., Cleveland, OH, USA
fYear :
1993
fDate :
3-6 Oct 1993
Firstpage :
146
Lastpage :
150
Abstract :
Recent progress of data path synthesis has manifested the need to consider design for testability during, not after, the synthesis process. Motivated by the above requirement, the paper describes a partial scan cost estimation scheme for random testing using module level primitives. Starting from interpreting testability at the register transfer level, a model is developed for estimating the required partial scan configuration under a user specified testing time. A mixed integer programming formulation is then presented to derive the location and amount of scan needed. Experimental results have shown the same level of fault coverage as that of the full scan path under the given test time constraint
Keywords :
design for testability; integer programming; logic design; logic testing; data path synthesis; design for testability; fault coverage; full scan path; mixed integer programming formulation; module level primitives; partial scan configuration; partial scan cost estimation method; partial scan cost estimation scheme; random testing; register transfer level; synthesis process; test time constraint; user specified testing time; Buildings; Circuit faults; Circuit testing; Controllability; Costs; High level synthesis; Libraries; Logic testing; Semiconductor device testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
Type :
conf
DOI :
10.1109/ICCD.1993.393391
Filename :
393391
Link To Document :
بازگشت