DocumentCode :
2600115
Title :
Area and performance comparison of pipelined RISC processors implementing different precise interrupt methods
Author :
Wang, Chia-Jiu ; Emnett, Frank
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Colorado Springs, CO, USA
fYear :
1993
fDate :
3-6 Oct 1993
Firstpage :
102
Lastpage :
105
Abstract :
The paper presents a comparative study of circuit area and performance degradation among four pipelined RISC processors using different precise interrupt methods. The precise interrupt methods studied, include inorder completion, reorder buffer, history file and future file. The VHDL is used to model five machines at the register transfer level. The Synopsys design compiler is used to synthesize these machines as a netlist of CMOS logic gates, then gate counts are obtained. Based on our model architecture and benchmark programs, it shows that the history file method can achieve the highest performance and consume less silicon area than the reorder buffer method and the future file method
Keywords :
CMOS logic circuits; hardware description languages; interrupts; performance evaluation; pipeline processing; reduced instruction set computing; CMOS logic gates; Synopsys design compiler; VHDL; benchmark programs; circuit area; future file; history file; inorder completion; model architecture; performance comparison; performance degradation; pipelined RISC processors; precise interrupt methods; register transfer level; reorder buffer; CMOS logic circuits; Circuit synthesis; Degradation; History; Logic design; Logic gates; Reduced instruction set computing; Registers; Semiconductor device modeling; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
Type :
conf
DOI :
10.1109/ICCD.1993.393397
Filename :
393397
Link To Document :
بازگشت