DocumentCode :
2602403
Title :
VLSI selftest as a `layer´ of built-in test-a case study
Author :
Harris, Donald E.
Author_Institution :
Westinghouse Electr. Corp., Baltimore, MD, USA
fYear :
1990
fDate :
17-21 Sep 1990
Firstpage :
215
Lastpage :
219
Abstract :
The testability problem for VLSI circuits is discussed. Guidelines for the inclusion of custom VLSI testability features into the built-in test (BIT) mechanization of an electronic systems design are presented along with some lessons learned from its actual incorporation into a completed electronics system. It is concluded that the impacts on cost and schedule resulting from a deficiency of VLSI testability features in the typical design process can be significantly reduced by the proper implementation of a VLSI layer of BIT fully integrated with the remaining BIT functional tests. Some of the benefits are outlined
Keywords :
VLSI; automatic testing; built-in self test; integrated circuit testing; BIST; BIT; VLSI selftest; built-in test; cost; custom VLSI testability; functional tests; schedule; Automatic testing; Built-in self-test; Circuit faults; Computer aided software engineering; Electronic equipment testing; Hardware; Logic devices; Software testing; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON '90. IEEE Systems Readiness Technology Conference. 'Advancing Mission Accomplishment', Conference Record.
Conference_Location :
San Antonio, TX
Type :
conf
DOI :
10.1109/AUTEST.1990.111516
Filename :
111516
Link To Document :
بازگشت