DocumentCode :
2602483
Title :
A novel 10 ps resolution TDC architecture implemented in a 130nm process FPGA
Author :
Daigneault, Marc-Andre ; David, Jean Pierre
Author_Institution :
Ecole Polytech. de Montreal, Montreal, QC, Canada
fYear :
2010
fDate :
20-23 June 2010
Firstpage :
281
Lastpage :
284
Abstract :
This paper presents a novel high-resolution, high-precision time-to-digital converter (TDC) architecture targeting an FPGA implementation. The proposed architecture relies on multiple parallel tapped-delay lines, taking advantage of the fast dedicated carry-chains available within modern FPGAs. Moreover, the architecture presented in this work enables to overcome resolution limitation imposed by minimal delays, providing significant resolution enchancement over the widespread single tapped-delay line architecture. A TDC with 10 ps resolution and 24 ps precision has been implemented on a 130 nm fabrication process Virtex-II Pro FPGA. The results obtained using 10 parallel tapped-delay lines, each featuring ~27 ps resolutions, show that over 5× resolution enchancement factors can be obtained over a single tapped delay line architecture.
Keywords :
convertors; delay lines; field programmable gate arrays; TDC architecture; Virtex-II Pro FPGA; carry-chains; high-precision time-to-digital converter; high-resolution time-to-digital converter; parallel tapped-delay lines; resolution limitation; single tapped delay line architecture; size 130 nm; Calibration; Clocks; Converters; Delay; Delay lines; Field programmable gate arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NEWCAS Conference (NEWCAS), 2010 8th IEEE International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-6806-5
Electronic_ISBN :
978-1-4244-6804-1
Type :
conf
DOI :
10.1109/NEWCAS.2010.5603945
Filename :
5603945
Link To Document :
بازگشت