Title :
Reduced circuit modeling of mother board and package for a system power delivery analysis
Author :
Koo, Jayong ; Pandit, Vishram
Author_Institution :
Intel Corp., Folsom, CA, USA
Abstract :
An algorithm for generating a reduced circuit model of a multi-port power delivery network (PDN) is proposed. Compared to a macromodeling method, this algorithm creates a reduced model which is much simpler and uses only a small portion of CPU time during transient analysis for system power delivery. The algorithm uses an expanded Pi-network to easily visualize the internal branch connection impedances within the PDN. The reduced models efficiently replace the existing macromodels for the motherboard and package in a system analysis where the decoupling capacitors complement the band limited nature of the reduced model.
Keywords :
power supplies to apparatus; transient analysis; CPU time; PDN; band limited nature; decoupling capacitors; expanded pi-network; internal branch connection impedances; macromodeling method; macromodels; mother board; motherboard; multiport power delivery network; reduced circuit modeling; system analysis; system power delivery analysis; transient analysis; Algorithm design and analysis; Analytical models; Capacitors; Impedance; Integrated circuit modeling; Scattering parameters; Transient analysis; Macromodeling; Pi-network; network parameter; power delivery network;
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2011 IEEE 20th Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-9398-2
Electronic_ISBN :
pending
DOI :
10.1109/EPEPS.2011.6100241