Title :
Chaotic processing in parallel speed independent architectures
Author :
Katkov, A. ; Szopa, J.
Author_Institution :
Inst. of Econ. & Comput. Sci., Tech. Univ. Czestochowa, Poland
Abstract :
Mathematical and computer simulation of chaotic processes in parallel architectures with speed independent logical units by means of method of chaotic relaxation with delay is considered. This method allows to imitate effectively the fulfillment of chaotic computing process in parallel architecture. Behavior of network consisting of interacting logical units is considered. We use the circuit for defining the end moment of transient processes in logical units. For computer simulation the solution of the Dirichlet problem for the Laplace differential equation on a rectangular domain in R2 was chosen. Numerical simulation of this problem, using networks with speed independent logical units is presented.
Keywords :
Laplace equations; asynchronous sequential logic; automata theory; chaos; parallel algorithms; parallel architectures; Dirichlet problem; Laplace equation; asynchronous; chaotic computing process; chaotic processes; computer simulation; differential equation; digital automatons; parallel architecture; Chaos; Circuits; Computer architecture; Computer science; Computer simulation; Concurrent computing; Delay; Econometrics; Electromagnetic transients; Parallel architectures;
Conference_Titel :
Parallel Computing in Electrical Engineering, 2002. PARELEC '02. Proceedings. International Conference on
Print_ISBN :
0-7695-1730-7
DOI :
10.1109/PCEE.2002.1115264