Title :
An extension to JTAG for at-speed debug on a system
Author :
van de Logt, L. ; Van der Heyden, Frank ; Waayers, Tom
Author_Institution :
Philips Res., Eindhoven, Netherlands
fDate :
30 Sept.-2 Oct. 2003
Abstract :
When developing new designs, debugging the prototype is important to resolve application malfunction. During this board design debug, often a few pins of an IC are measured to check signals. Access to these pins is becoming more difficult due to packages like BGA. The JTAG port is an efficient mechanism to gain more access to the ICs. A method is presented to reconfigure the boundary scan chain to any desired length and to access pins involved in the debugging. The method is used asynchronously or synchronously to the test clock. In asynchronous mode high transfer frequencies are possible. For synchronous mode two different variants are described where the data throughput is determined by the intermediate logic. Both modes have proven to work on an FPGA and all implementations fully retain compliancy to the IEEE 1149.1 standard.
Keywords :
IEEE standards; boundary scan testing; field programmable gate arrays; printed circuit design; printed circuit testing; FPGA; IEEE 1149.1 standard; JTAG port; application malfunction; asynchronous mode; at-speed debug; board design debug; boundary scan chain; data throughput; intermediate logic; synchronous mode; test clock; Clocks; Debugging; Frequency; Packaging; Pins; Prototypes; Signal design; Signal resolution; Testing; Throughput;
Conference_Titel :
Test Conference, 2003. Proceedings. ITC 2003. International
Print_ISBN :
0-7803-8106-8
DOI :
10.1109/TEST.2003.1271202