Title :
Fault latencies of concurrent checking FSMs
Author :
Goot, Roman ; Levin, Ilya ; Ostanin, Sergei
Author_Institution :
Acad. Technol. Inst., Holon, Israel
Abstract :
In this paper we introduce concepts of a potential fault latency and a real fault latency for Finite State Machines (FSMs). The potential latency defines a minimal value of the possible latency for an FSM, while the real latency relates to the certain implementation of the FSM A method for investigation of latencies for online checking FSMs is described This technique is based on selection of trajectories of the Markov chain, which describes behavior of the fault free FSM as well as the faulty FSM We also estimate the lowest bound for an average latency. This estimation may be useful at an initial stage of the design when information concerning requirements to the FSM and conditions of its functioning is limited.
Keywords :
Markov processes; fault location; finite state machines; logic testing; Markov chain; average latency; concurrent checking FSMs; fault latencies; finite state machines; real fault latency; trajectories; Automata; Centralized control; Circuit faults; Circuit testing; Control system synthesis; Delay; Digital control; Digital systems; Sequential analysis; State estimation;
Conference_Titel :
Digital System Design, 2002. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-1790-0
DOI :
10.1109/DSD.2002.1115366