DocumentCode :
2607301
Title :
An integrated CMOS image-rejection mixer system for low-jitter secondary frequency references
Author :
Wegerif, S. ; Redman-White, W.
Author_Institution :
Philips Semiconductors, Southampton, UK
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
1010
Abstract :
In complex mixed-signal system ICs there is usually the need for several clock frequencies, sometimes not frequency or phase related. The technique of simple phase-locked loop (PLL) designs places constraints on reference signal tracking and jitter performance. A subsystem designed to give a low-jitter high frequency reference clock from a low frequency PLL, without modifying loop dynamics or multiplying the frequency variations, is described. A CMOS integrated image rejection mixer system is presented using I and Q channel modulators and filters operating in the current domain. Rejection of the unwanted products is better than 35 dB and, from a 1.5 MHz signal with 20 ns p-p jitter, the output has less than 3 ns p-p at 15 MHz
Keywords :
CMOS integrated circuits; mixed analogue-digital integrated circuits; mixers (circuits); modulators; phase locked loops; 1.5 MHz; 15 MHz; 20 ns; 3 ns; CMOS image-rejection mixer system; I channel modulators; Q channel modulators; clock frequencies; current domain; low frequency PLL; low-jitter secondary frequency references; mixed-signal system ICs; Clocks; Computer science; Filters; Frequency; Jitter; Phase locked loops; Signal design; Signal processing; Tracking loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.393895
Filename :
393895
Link To Document :
بازگشت