DocumentCode :
2608552
Title :
Sectored renaming for superscalar microprocessors
Author :
Pita, Alan ; Malik, Nadeem
Author_Institution :
IBM Corp., Austin, TX, USA
fYear :
1999
fDate :
10-12 Feb 1999
Firstpage :
59
Lastpage :
64
Abstract :
High Performance superscalar computer processors use a technique known as “register renaming” to facilitate out-of-order instruction execution. Most of these processors support instruction set architectures with multiple data sizes. Register renaming in such processors can be made much more effective and a performance improvement may be gained by implementing a technique we call sectored renaming. The improvement comes from the increased level of renaming for the same number of registers and from the reduction in the memory access critical path due to the elimination of the alignment network. In this paper the authors present the sectored renaming design technique and demonstrate experimentally as much as 8% performance improvement on SPEC95 benchmarks
Keywords :
instruction sets; microprocessor chips; performance evaluation; SPEC95 benchmarks; instruction set architectures; memory access critical path; register renaming; sectored renaming; superscalar microprocessors; Computer aided instruction; Computer architecture; Delay; Hazards; High performance computing; Microprocessors; Pipelines; Process design; Registers; Sun;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Performance, Computing and Communications Conference, 1999 IEEE International
Conference_Location :
Scottsdale, AZ
ISSN :
1097-2641
Print_ISBN :
0-7803-5258-0
Type :
conf
DOI :
10.1109/PCCC.1999.749421
Filename :
749421
Link To Document :
بازگشت